GENEVA, Oct. 14 -- NEO SEMICONDUCTOR, INC. (1871 The Alameda, Suite 250San Jose, California 95126) filed a patent application (PCT/US2024/025067) for "3D MEMORY CELLS AND ARRAY ARCHITECTURES" on Apr 17, 2024. With publication no. WO/2025/212106, the details related to the patent application was published on Oct 09, 2025.

Notably, the patent application was submitted under the International Patent Classification (IPC) system, which is managed by the World Intellectual Property Organization (WIPO).

Inventor(s): HSU, Fu-Chang (1228 Cordelia Ave.San Jose, California 95129), HUANG, Richard J. (3901 Borgo CommonFremont, California 94538), TSAY, Re-Peng (42136 Palm AvenueFremont, California 94539), CHANG, Jui-Hsin (928 Brentwood DriveSan Jose, C...