MUMBAI, India, Jan. 2 -- Intellectual Property India has published a patent application (202541122895 A) filed by Vellore Institute Of Technology, Vellore, Tamil Nadu, on Dec. 5, 2025, for 'optimal test point insertion for enhanced small delay defect coverage.'
Inventor(s) include Sivanantham S; and Mr. Faraz Aatif.
The application for the patent was published on Jan. 2, under issue no. 01/2026.
According to the abstract released by the Intellectual Property India: "The present disclosure provides a test point insertion system (300) for enhancing small delay defect coverage in digital circuits. The system (300) includes a timing analysis module (302) that performs static timing analysis on gate-level netlists and extracts timing slack va...